Description
ENC28J60-I/SS: Ethernet CTLR Single Chip 10Mbps 3.3V 28-Pin SSOP Tube
Mfr. Part#: ENC28J60-I/SS
Mfr.: MICROCHIP
Datasheet: (e-mail or chat us for PDF file)
ROHS Status:
Quality: 100% Original
Warranty: ONE YEAR
Mounting Style: |
SMD/SMT |
|
Package / Case: |
SSOP-28 |
|
Product: |
Ethernet Controllers |
|
Standard: |
10BASE-T |
|
Number of Transceivers: |
1 Transceiver |
|
Data Rate: |
10 Mb/s |
|
Interface Type: |
MII, MIIM, SPI |
|
Operating Supply Voltage: |
3.3 V |
|
Minimum Operating Temperature: |
- 40 C |
|
Maximum Operating Temperature: |
+ 85 C |
|
Series: |
ENC28J60 |
|
Packaging: |
Reel |
|
Packaging: |
Cut Tape |
|
Packaging: |
Reel |
|
Brand: |
Microchip Technology |
|
Duplex: |
Full Duplex, Half Duplex |
|
Height: |
1.75 mm |
|
Length: |
10.2 mm |
|
Moisture Sensitive: |
Yes |
|
Product Type: |
Ethernet ICs |
|
Factory Pack Quantity: |
2100 |
|
Subcategory: |
Communication & Networking ICs |
|
Supply Current - Max: |
12 mA |
|
Supply Voltage - Max: |
3.6 V |
|
Supply Voltage - Min: |
3.1 V |
|
Width: |
5.3 mm |
|
Unit Weight: |
0.025045 oz |
The ENC28J60 is a stand-alone Ethernet controller with an industry standard Serial Peripheral Interface (SPI). It is designed to serve as an Ethernet network interface for any controller equipped with SPI. The ENC28J60 meets all of the IEEE 802.3 specifications. It incorporates a number of packet filtering schemes to limit incoming packets. It also provides an internal DMA module for fast data throughput and hardware assisted checksum calculation, which is used in various network protocols. Communication with the host controller is implemented via an interrupt pin and the SPI, with clock rates of up to 20 MHz. Two dedicated pins are used for LED link and network activity indication
- Ethernet Controller Features
- IEEE 802.3ô Compatible Ethernet Controller
- Fully Compatible with 10/100/1000Base-T Networks
- Integrated MAC and 10Base-T PHY
- Supports One 10Base-T Port with Automatic Polarity Detection and Correction
- Supports Full and Half-Duplex modes
- Programmable Automatic Retransmit on Collision
- Programmable Padding and CRC Generation
- Programmable Automatic Rejection of Erroneous Packets
- SPI Interface with Clock Speeds Up to 20 MHz Buffer
- 8-Kbyte Transmit/Receive Packet Dual Port SRAM
- Configurable Transmit/Receive Buffer Size
- Hardware Managed Circular Receive FIFO
- Byte-Wide Random and Sequential Access with Auto-Increment
- Internal DMA for Fast Data Movement
- Hardware Assisted Checksum Calculation for Various Network Protocols Medium Access Controller (MAC) Features
- Supports Unicast, Multicast and Broadcast Packets
- Programmable Receive Packet Filtering and Wake-up Host on Logical AND or OR of the Following: - Unicast destination address - Multicast address - Broadcast address - Magic Packetô - Group destination addresses as defined by 64-bit Hash Table - Programmable Pattern Matching of up to 64 bytes at user-defined offset Physical Layer (PHY) Features
- Loopback mode
- Two Programmable LED Outputs for LINK, TX, RX, Collision and Full/Half-Duplex Status
Why choosing us
- Located in Shenzhen, the electronic market center of China.
- 100% guarantee components quality: Genuine Original.
- Sufficient stock on your urgent demand.
- Sophisticated colleagues help you solve problems to reduce your risk with on-demand manufacturing
- Faster shipment: In stock components can ship the same day .
- 24 Hours service
Notice:
- Product images are for reference only.
- You can contact sales person to apply for a better price.
- For more products, Pls do not hesitate to contact our Sales team.