Customization: | Available |
---|---|
Conductive Type: | Bipolar Integrated Circuit |
Integration: | MSI |
Still deciding? Get samples of $ !
Request Sample
|
Suppliers with verified business licenses
Audited by an independent third-party inspection agency
XC95144XL-10TQG100C : IC: CPLD, I/O: 81, 3÷3.6VDC, Number of macrocells: 144, 10ns, 100MHz
Mfr. Part#: XC95144XL-10TQG100C
Datasheet: (e-mail or chat us for PDF file)
ROHS Status:
Quality: 100% Original
Warranty: ONE YEAR
Series: | XC95144XL | |
Mounting Style: | SMD/SMT | |
Package / Case: | TQFP-100 | |
Operating Supply Voltage: | 3.3 V | |
Number of Macrocells: | 144 Macrocell | |
Number of I/Os: | 81 I/O | |
Supply Voltage - Max: | 3.6 V | |
Supply Voltage - Min: | 3 V | |
Minimum Operating Temperature: | 0 C | |
Maximum Operating Temperature: | + 70 C | |
Maximum Operating Frequency: | 178 MHz | |
Propagation Delay - Max: | 10 ns | |
Brand: | Xilinx | |
Memory Type: | Flash | |
Moisture Sensitive: | Yes | |
Number of Gates: | 3200 | |
Number of Logic Array Blocks - LABs: | 8 | |
Operating Supply Current: | 45 mA | |
Product Type: | CPLD - Complex Programmable Logic Devices | |
Factory Pack Quantity: | 1 | |
Subcategory: | Programmable Logic ICs | |
Unit Weight: | 0.343947 oz |
The FastFLASH XC9500XL family is a 3.3V CPLD family targeted for high-performance, low-voltage applications in leading-edge communications and computing systems, where high device reliability and low power dissipation is important. Each XC9500XL device supports in-system programming (ISP) and the full IEEE Std 1149.1 (JTAG) boundary-scan, allowing superior debug and design iteration capability for small form-factor packages. The XC9500XL family is designed to work closely with the Xilinx® Virtex®, Spartan®-XL and XC4000XL FPGA families, allowing system designers to partition logic optimally between fast interface circuitry and high-density general purpose logic. The XC9500XL family members are fully pin-compatible, allowing easy design migration across multiple density options in a given package footprint.
The XC9500XL architectural features address the requirements of in-system programmability. Enhanced pin-locking capability avoids costly board rework. In-system programming throughout the full commercial operating range and a high programming endurance rating provide worry-free reconfigurations of system field upgrades. Extended data retention supports longer and more reliable system operating life.
Advanced system features include output slew rate control and user-programmable ground pins to help reduce system noise. Each user pin is compatible with 5V, 3.3V, and 2.5V inputs, and the outputs may be configured for 3.3V or 2.5V operation. The XC9500XL device exhibits symmetric full 3.3V output voltage swing to allow balanced rise and fall times.
Key Features
Notice: